Pin Specifications

Pin Configuration 81 CTBGA
PIN NAME FUNCTION MODE FUNCTION
Primary Signal (Default) Alternate Function 1 Alternate Function 2
Pin Description
POWER (See the Applications Information section for bypass capacitor recommendations.)
C9, C6 VREGI Battery Power Supply for the SIMO Switch-Mode Power Supply (SMPS). Bypass device pin C9 with 2 x 47μF capacitors placed as close as possible to the device pin C9 and VSSPWR pins for applications using a coin cell as the battery. See Bypass Capacitors for more information. If power to the device is cycled, the voltage applied to this device pin must reach VREGI_POR.
C7 VDDA 1.8V Analog Power Supply
D9, E1 VCOREA Digital Core Supply Voltage A
D8 VCOREB Digital Core Supply Voltage B
C8 VBST Boosted Supply Voltage for the Gate Drive of High-Side Switches. Bypass VBST to LXB with a 3.3nF capacitor.
B8 VREGO_A Buck Converter A Voltage Output. Bypass VREGO_A with a 22μF capacitor to VSS placed as close as possible to the VDDA device pin.
A7 VREGO_B Buck Converter B Voltage Output. Bypass VREGO_B with a 22μF capacitor to VSS placed as close as possible to the closest VCOREB device pin.
B7 VREGO_C Buck Converter C Voltage Output. Bypass VREGO_C with a 22μF capacitor to VSS placed as close as possible to the closest VCOREA device pin.
A4, D1, J5 VDDIO GPIO Supply Voltage. Bypass this pin to VSS with a 1.0μF capacitor placed as close as possible to the package.
A3, C1, J4 VDDIOH GPIO Supply Voltage, High. VDDIOH ≥ VDDIO. Bypass this pin to VSS with a 1.0μF capacitor placed as close as possible to the package.
A1, A6, C4, C5, E9, J6 VSS Digital Ground
B6 VSSA Analog Ground
A9 VSSPWR Ground for the SIMO Switch-Mode Power Supply (SMPS). This device pin is the return path for the VREGI device pins C6 and C9.
B9 LXA Switching Inductor Input A. Connect a 2.2μH inductor between LXA and LXB.
A8 LXB Switching Inductor Input B. Connect a 2.2μH inductor between LXA and LXB.
RESET AND CONTROL
B4 RSTN Active-Low, External System Reset Input. The device remains in reset while this pin is in its active state. When the pin transitions to its inactive state, the device performs a POR reset (resetting all logic on all supplies except for RTC circuitry) and begins execution.
This pin has an internal pullup to the VDDIOH supply.
CLOCK
A5 32KOUT 32kHz Crystal Oscillator Output
B5 32KIN 32kHz Crystal Oscillator Input. Connect a 32kHz crystal between 32KIN and 32KOUT for RTC operation. Optionally, this pin can be configured as the input for an external CMOS-level clock source.
GPIO AND ALTERNATE FUNCTION (See the Applications Information section for GPIO and Alternate Function Matrices.)
J9 P0.0 P0.0 UART0A_RX UART0 Receive Port Map A
H9 P0.1 P0.1 UART0A_TX UART0 Transmit Port Map A
J8 P0.2 P0.2 TMR0A__IOA UART0B_CTS Timer 0 I/O 32 Bits or Lower 16 Bits Port Map A; UART0 Clear to Send Port Map B
H8 P0.3 P0.3 EXT_CLK/TMR0A_IOB UART0B_RTS External Clock for Use as SYS_OSC/Timer 0 I/O Upper 16 Bits Port Map A; UART0 Request to Send Port Map B
J7 P0.4 P0.4 SPI0_SS0 TMR0B_IOAN SPI0 Slave Select 0; Timer 0 Inverted Output Port Map B
H7 P0.5 P0.5 SPI0_MOSI TMR0B_IOBN SP0 Master-Out Slave-In Serial Data 0; Timer 0 Inverted Output Upper 16 Bits Port Map B
G7 P0.6 P0.6 SPI0_MISO OWM_IO SPI0 Master-In Slave-Out Serial Data 1; 1-Wire Master Data I/O
H6 P0.7 P0.7 SPI0_SCK OWM_PE SPI0 Clock; 1-Wire Master Pullup Enable Output
G6 P0.8 P0.8 SPI0_SDIO2 TMR0B_IOA SPI0 Data 2 I/O; Timer 0 I/O 32 Bits or Lower 16 Bits Port Map B
F6 P0.9 P0.9 SPI0_SDIO3 TMR0B_IOB SPI0 Data 3 I/O; Timer 0 I/O Upper 16 Bits Port Map B
E6 P0.10 P0.10 I2C0_SCL SPI0_SS2 I2C0 Clock; SPI0 Slave Select 2
D6 P0.11 P0.11 I2C0_SDA SPI0_SS1 I2C0 Serial Data; SPI0 Slave Select 1
H5 P0.12 P0.12 UART1A_RX TMR1B_IOAN UART1 Receive Port Map A; Timer 1 Inverted Output Port Map B
G5 P0.13 P0.13 UART1A_TX TMR1B_IOBN UART1 Transmit Port Map A; Timer 1 Inverted Output Upper 16 Bits Port Map B
F5 P0.14 P0.14 TMR1A_IOA I2S_CLKEXT Timer 1 I/O 32 Bits or Lower 16 Bits Port Map A; I2S External Clock Input
E5 P0.15 P0.15 TMR1A_IOB PCIF_VSYNC Timer 1 I/O Upper 16 Bits Port Map A; Parallel Camera Interface Vertical Sync
D5 P0.16 P0.16 I2C1_SCL PT2 I2C1 Clock; Pulse Train 2
H4 P0.17 P0.17 I2C1_SDA PT3 I2C1 Serial Data; Pulse Train 3
G4 P0.18 P0.18 PT0 OWM_IO Pule Train 0; 1-Wire Master Data I/O
F4 P0.19 P0.19 PT1 OWM_PE Pulse Train 1; 1-Wire Master Pullup Enable Output
E4 P0.20 P0.20 SPI1_SS0 PCIF_D0 SPI1 Slave Select 0; Parallel Camera Interface Data 0
D4 P0.21 P0.21 SPI1_MOSI PCIF_D1 SPI1_Master Out Slave In Serial Data 0; Parallel Camera Interface Data 1
J3 P0.22 P0.22 SPI1_MISO PCIF_D2 SPI1 Master In Slave Out Serial Data 1; Parallel Camera Interface Data 2
H3 P0.23 P0.23 SPI1_SCK PCIF_D3 SPI1 Clock; Parallel Camera Interface Data 3
G3 P0.24 P0.24 SPI1_SDIO2 PCIF_D4 SPI1 Data 2; Parallel Camera Interface Data 4
F3 P0.25 P0.25 SPI1_SDIO3 PCIF_D5 SPI1 Data 3; Parallel Camera Interface Data 5
E3 P0.26 P0.26 TMR2A_IOA PCIF_D6 Timer 2 I/O 32 Bits or Lower 16 Bits Port Map A; Parallel Camera Interface Data 6
J2 P0.27 P0.27 TMR2A_IOB PCIF_D7 Timer 2 I/O Upper 16 Bits Port Map A; Parallel Camera Interface Data 7
H2 P0.28 P0.28 SWDIO Serial Wire Debug Data I/O
J1 P0.29 P0.29 SWCLK Serial Wire Debug Clock
H1 P0.30 P0.30 I2C2_SCL PCIF_D8 I2C2 Clock; Parallel Camera Interface Data 8
G2 P0.31 P0.31 I2C2_SDA PCIF_D9 I2C2 Serial Data; Parallel Camera Interface Data 9
G1 P1.0 P1.0 UART2A_RX RV_TCK UART2 Receive Port Map A; 32-bit RISC-V Test Port Clock
F1 P1.1 P1.1 UART2A_TX RV_TMS UART2 Transmit Port Map A; 32-bit RISC-V Test Port Select
F2 P1.2 P1.2 I2S_SCK RV_TDI I2S Bit Clock; 32-bit RISC-V Test Port Data Input
E2 P1.3 P1.3 I2S_WS RV_TDO I2S Left/Right Clock; 32-bit RISC-V Test Port Data Output
D2 P1.4 P1.4 I2S_SDI TMR3B_IOA I2S Serial Data Input; Timer 3 I/O 32 Bits or Lower 16 Bits Port Map B
D3 P1.5 P1.5 I2S_SDO TMR3B_IOB I2S Serial Data Output; Timer 3 I/O Upper 16 Bits Port Map B
B1 P1.6 P1.6 TMR3A_IOA PCIF_D10 Timer 3 I/O 32 Bits or Lower 16 Bits Port Map A; Parallel Camera Interface Data 10
C2 P1.7 P1.7 TMR3A_IOB PCIF_D11 Timer 3 I/O Upper 16 Bits Port Map A; Parallel Camera Interface Data 11
A2 P1.8 P1.8 PCIF_HSYNC RXEV0 Parallel Camera Interface Horizontal Sync; CM4 RX Event Input
B2 P1.9 P1.9 PCIF_PCLK TXEV0 Parallel Camera Interface Pixel Clock; CM4 TX Event Output
D7 P2.0 P2.0 AIN0/AINON Analog to Digital Converter Input 0/Comparator 0 Negative Input
E8 P2.1 P2.1 AIN1/AIN0P Analog to Digital Converter Input 1/Comparator 0 Positive Input
E7 P2.2 P2.2 AIN2/AIN1N Analog to Digital Converter Input 2/Comparator 1 Negative Input
F9 P2.3 P2.3 AIN3/AIN1P Analog to Digital Converter Input 3/Comparator 1 Positive Input
F8 P2.4 P2.4 AIN4/AIN2N LPTMR0B_IOA Analog to Digital Converter Input 4/Comparator 2 Negative Input; Low-Power Timer 0 I/O Port Map B
F7 P2.5 P2.5 AIN5/AIN2P LPTMR1_IOA Analog to Digital Converter Input 5/Comparator 2 Positive Input; Low-Power Timer 1 I/O Port Map B
G8 P2.6 P2.6 LPTMR0_CLK/AIN6/AIN3N LPUARTB_RX Low-Power Timer 0 External Clock Input/Analog to Digital Converter Input 6/Comparator 3 Negative Input; Low-Power UART 0 Receive Port Map B
G9 P2.7 P2.7 LPTMR1_CLK/AIN7/AIN3P LPUARTB_TX Low-Power Timer 1 External Clock Input/Analog to Digital Converter Input 7/Comparator 3 Positive Input; Low-Power UART Transmit Port Map B
C3 P3.0 P3.0 PDOWN WAKEUP Power-Down Output; Wakeup Input. This device pin can only be powered by VDDIOH.
B3 P3.1 P3.1 SQWOUT WAKEUP Square-Wave Output; Wakeup Input. This device pin can only be powered by VDDIOH.